|
|
|
|
LEADER |
03627na a2200229 4500 |
003 |
HR-ZaFER |
008 |
160221s2017 ci ||||| m||| 00| 0 hr d |
035 |
|
|
|a (HR-ZaFER)ferid4585
|
040 |
|
|
|a HR-ZaFER
|b hrv
|c HR-ZaFER
|e ppiak
|
100 |
1 |
|
|a Šporčić, Dino
|
245 |
1 |
0 |
|a Smanjivanje šuma u digitalnim slikama upotrebom sklopova FPGA :
|b diplomski rad /
|c Dino Šporčić ; [mentor Mario Cifrek].
|
246 |
1 |
|
|a Noise Reduction in Digital Images with FPGA Devices
|i Naslov na engleskom:
|
260 |
|
|
|a Zagreb,
|b D. Šporčić,
|c 2017.
|
300 |
|
|
|a 57 str. ;
|c 30 cm +
|e CD-ROM
|
502 |
|
|
|b diplomski studij
|c Fakultet elektrotehnike i računarstva u Zagrebu
|g smjer: Računalno inženjerstvo, šifra smjera: 55, datum predaje: 2017-06-29, datum završetka: 2017-07-05
|
520 |
3 |
|
|a Sažetak na hrvatskom: Brza obrada digitalne slike zahtjeva korištenje tehnologije koja može što veću količinu podataka obraditi u što kraćem vremenu. Paralelna obrada velike količine podataka je ono što povezuje obradu digitalne slike i FPGA sklopova. Za kvalitetnu obradu slike potrebno je imati što kvalitetniju sliku. Smanjivanje šuma je jedan od faktora poboljšanja kvalitete slike. U ovom radu opisan je jedan takav algoritma implementiran u VHDL-u. Algoritam se temelji na usmjerenom zaglađivanju FIR filtrom uz smjer odabran tako da čuva bridove. Bridovi se detektiraju uporabom Sobelovih operatora. Simulacija takve metode smanjivanja šuma provedena je u programskom jeziku Python. Kada je simulacija počela davati dobre rezultate, algoritam je implementiran u jeziku VHDL u tehnološki neovisnom formatu (RTL). Implementirana komponenta radi s formatom YCbCr (4:4:4) u preciznosti od 8 do 12 bita, a smanjivanje šuma provodi se samo nad luminantnom komponentom. Za svaku implementaciju davane su kvalitativne usporedbe slika s uklanjanjem šuma i bez njega. Komponenta je sintetiziran i implementiran na Lattice FPGA sklopu uz utrošak od samo 5 množila i 22 blok RAM memorije.
|
520 |
3 |
|
|a Sažetak na engleskom: Fast processing of a digital image requires the use of technology that can handle as much data as possible in the shortest possible time. Parallel processing of large amounts of data is what connects the processing of digital images and FPGA devices. For high quality image processing, it is necessary to have a picture in highest quality as possible. Reducing noise is one of the factors for improving image quality. This paper describes one such algorithm implemented in VHDL. The algorithm is based on directional smoothing with a FIR filter along the direction chosen to keep the edges. Edges are detected using Sobel operators. Simulation of such noise reduction method was done in the Python programming language. When the simulation started to provide good results, the algorithm was implemented in VHDL in technologically independent format (RTL). The implemented component works with YCbCr format (4: 4: 4) in 8 to 12 bit precision, and noise reduction is performed only over the luminance component. For each implementation, qualitative comparison of image with and without noise removal was provided. The component was synthesized and implemented on the Lattice FPGA device with a consumption of only 5 multiplier and 22 block RAMs.
|
653 |
|
1 |
|a uklanjanje šuma
|a digitalna slika
|a VHDL
|a Sobelov operator
|a filtar za zaglađivanje
|a FPGA
|a obrada digitalne slike
|a obrada video signala
|a Python
|
653 |
|
1 |
|a Noise reduction
|a digital image
|a VHDL
|a Sobel operator
|a smoothing filter
|a FPGA
|a digital image processing
|a video signal processing
|a Python
|
700 |
1 |
|
|a Cifrek, Mario
|4 ths
|
942 |
|
|
|c Y
|
999 |
|
|
|c 50280
|d 50280
|